diff options
Diffstat (limited to 'src')
30 files changed, 120 insertions, 122 deletions
diff --git a/src/video_core/renderer_opengl/gl_shader_decompiler.cpp b/src/video_core/renderer_opengl/gl_shader_decompiler.cpp index 36035d0d2..8e3c20090 100644 --- a/src/video_core/renderer_opengl/gl_shader_decompiler.cpp +++ b/src/video_core/renderer_opengl/gl_shader_decompiler.cpp | |||
| @@ -171,7 +171,7 @@ public: | |||
| 171 | code.AddLine(fmt::format("case 0x{:x}u: {{", address)); | 171 | code.AddLine(fmt::format("case 0x{:x}u: {{", address)); |
| 172 | ++code.scope; | 172 | ++code.scope; |
| 173 | 173 | ||
| 174 | VisitBasicBlock(bb); | 174 | VisitBlock(bb); |
| 175 | 175 | ||
| 176 | --code.scope; | 176 | --code.scope; |
| 177 | code.AddLine('}'); | 177 | code.AddLine('}'); |
| @@ -424,7 +424,7 @@ private: | |||
| 424 | code.AddNewLine(); | 424 | code.AddNewLine(); |
| 425 | } | 425 | } |
| 426 | 426 | ||
| 427 | void VisitBasicBlock(const BasicBlock& bb) { | 427 | void VisitBlock(const NodeBlock& bb) { |
| 428 | for (const Node node : bb) { | 428 | for (const Node node : bb) { |
| 429 | if (const std::string expr = Visit(node); !expr.empty()) { | 429 | if (const std::string expr = Visit(node); !expr.empty()) { |
| 430 | code.AddLine(expr); | 430 | code.AddLine(expr); |
| @@ -576,7 +576,7 @@ private: | |||
| 576 | code.AddLine("if (" + Visit(conditional->GetCondition()) + ") {"); | 576 | code.AddLine("if (" + Visit(conditional->GetCondition()) + ") {"); |
| 577 | ++code.scope; | 577 | ++code.scope; |
| 578 | 578 | ||
| 579 | VisitBasicBlock(conditional->GetCode()); | 579 | VisitBlock(conditional->GetCode()); |
| 580 | 580 | ||
| 581 | --code.scope; | 581 | --code.scope; |
| 582 | code.AddLine('}'); | 582 | code.AddLine('}'); |
diff --git a/src/video_core/shader/decode.cpp b/src/video_core/shader/decode.cpp index 4dfa8075a..740ac3118 100644 --- a/src/video_core/shader/decode.cpp +++ b/src/video_core/shader/decode.cpp | |||
| @@ -121,15 +121,15 @@ ExitMethod ShaderIR::Scan(u32 begin, u32 end, std::set<u32>& labels) { | |||
| 121 | return exit_method = ExitMethod::AlwaysReturn; | 121 | return exit_method = ExitMethod::AlwaysReturn; |
| 122 | } | 122 | } |
| 123 | 123 | ||
| 124 | BasicBlock ShaderIR::DecodeRange(u32 begin, u32 end) { | 124 | NodeBlock ShaderIR::DecodeRange(u32 begin, u32 end) { |
| 125 | BasicBlock basic_block; | 125 | NodeBlock basic_block; |
| 126 | for (u32 pc = begin; pc < (begin > end ? MAX_PROGRAM_LENGTH : end);) { | 126 | for (u32 pc = begin; pc < (begin > end ? MAX_PROGRAM_LENGTH : end);) { |
| 127 | pc = DecodeInstr(basic_block, pc); | 127 | pc = DecodeInstr(basic_block, pc); |
| 128 | } | 128 | } |
| 129 | return basic_block; | 129 | return basic_block; |
| 130 | } | 130 | } |
| 131 | 131 | ||
| 132 | u32 ShaderIR::DecodeInstr(BasicBlock& bb, u32 pc) { | 132 | u32 ShaderIR::DecodeInstr(NodeBlock& bb, u32 pc) { |
| 133 | // Ignore sched instructions when generating code. | 133 | // Ignore sched instructions when generating code. |
| 134 | if (IsSchedInstruction(pc, main_offset)) { | 134 | if (IsSchedInstruction(pc, main_offset)) { |
| 135 | return pc + 1; | 135 | return pc + 1; |
| @@ -151,33 +151,32 @@ u32 ShaderIR::DecodeInstr(BasicBlock& bb, u32 pc) { | |||
| 151 | UNIMPLEMENTED_IF_MSG(instr.pred.full_pred == Pred::NeverExecute, | 151 | UNIMPLEMENTED_IF_MSG(instr.pred.full_pred == Pred::NeverExecute, |
| 152 | "NeverExecute predicate not implemented"); | 152 | "NeverExecute predicate not implemented"); |
| 153 | 153 | ||
| 154 | static const std::map<OpCode::Type, u32 (ShaderIR::*)(BasicBlock&, u32)> | 154 | static const std::map<OpCode::Type, u32 (ShaderIR::*)(NodeBlock&, u32)> decoders = { |
| 155 | decoders = { | 155 | {OpCode::Type::Arithmetic, &ShaderIR::DecodeArithmetic}, |
| 156 | {OpCode::Type::Arithmetic, &ShaderIR::DecodeArithmetic}, | 156 | {OpCode::Type::ArithmeticImmediate, &ShaderIR::DecodeArithmeticImmediate}, |
| 157 | {OpCode::Type::ArithmeticImmediate, &ShaderIR::DecodeArithmeticImmediate}, | 157 | {OpCode::Type::Bfe, &ShaderIR::DecodeBfe}, |
| 158 | {OpCode::Type::Bfe, &ShaderIR::DecodeBfe}, | 158 | {OpCode::Type::Bfi, &ShaderIR::DecodeBfi}, |
| 159 | {OpCode::Type::Bfi, &ShaderIR::DecodeBfi}, | 159 | {OpCode::Type::Shift, &ShaderIR::DecodeShift}, |
| 160 | {OpCode::Type::Shift, &ShaderIR::DecodeShift}, | 160 | {OpCode::Type::ArithmeticInteger, &ShaderIR::DecodeArithmeticInteger}, |
| 161 | {OpCode::Type::ArithmeticInteger, &ShaderIR::DecodeArithmeticInteger}, | 161 | {OpCode::Type::ArithmeticIntegerImmediate, &ShaderIR::DecodeArithmeticIntegerImmediate}, |
| 162 | {OpCode::Type::ArithmeticIntegerImmediate, &ShaderIR::DecodeArithmeticIntegerImmediate}, | 162 | {OpCode::Type::ArithmeticHalf, &ShaderIR::DecodeArithmeticHalf}, |
| 163 | {OpCode::Type::ArithmeticHalf, &ShaderIR::DecodeArithmeticHalf}, | 163 | {OpCode::Type::ArithmeticHalfImmediate, &ShaderIR::DecodeArithmeticHalfImmediate}, |
| 164 | {OpCode::Type::ArithmeticHalfImmediate, &ShaderIR::DecodeArithmeticHalfImmediate}, | 164 | {OpCode::Type::Ffma, &ShaderIR::DecodeFfma}, |
| 165 | {OpCode::Type::Ffma, &ShaderIR::DecodeFfma}, | 165 | {OpCode::Type::Hfma2, &ShaderIR::DecodeHfma2}, |
| 166 | {OpCode::Type::Hfma2, &ShaderIR::DecodeHfma2}, | 166 | {OpCode::Type::Conversion, &ShaderIR::DecodeConversion}, |
| 167 | {OpCode::Type::Conversion, &ShaderIR::DecodeConversion}, | 167 | {OpCode::Type::Memory, &ShaderIR::DecodeMemory}, |
| 168 | {OpCode::Type::Memory, &ShaderIR::DecodeMemory}, | 168 | {OpCode::Type::FloatSetPredicate, &ShaderIR::DecodeFloatSetPredicate}, |
| 169 | {OpCode::Type::FloatSetPredicate, &ShaderIR::DecodeFloatSetPredicate}, | 169 | {OpCode::Type::IntegerSetPredicate, &ShaderIR::DecodeIntegerSetPredicate}, |
| 170 | {OpCode::Type::IntegerSetPredicate, &ShaderIR::DecodeIntegerSetPredicate}, | 170 | {OpCode::Type::HalfSetPredicate, &ShaderIR::DecodeHalfSetPredicate}, |
| 171 | {OpCode::Type::HalfSetPredicate, &ShaderIR::DecodeHalfSetPredicate}, | 171 | {OpCode::Type::PredicateSetRegister, &ShaderIR::DecodePredicateSetRegister}, |
| 172 | {OpCode::Type::PredicateSetRegister, &ShaderIR::DecodePredicateSetRegister}, | 172 | {OpCode::Type::PredicateSetPredicate, &ShaderIR::DecodePredicateSetPredicate}, |
| 173 | {OpCode::Type::PredicateSetPredicate, &ShaderIR::DecodePredicateSetPredicate}, | 173 | {OpCode::Type::RegisterSetPredicate, &ShaderIR::DecodeRegisterSetPredicate}, |
| 174 | {OpCode::Type::RegisterSetPredicate, &ShaderIR::DecodeRegisterSetPredicate}, | 174 | {OpCode::Type::FloatSet, &ShaderIR::DecodeFloatSet}, |
| 175 | {OpCode::Type::FloatSet, &ShaderIR::DecodeFloatSet}, | 175 | {OpCode::Type::IntegerSet, &ShaderIR::DecodeIntegerSet}, |
| 176 | {OpCode::Type::IntegerSet, &ShaderIR::DecodeIntegerSet}, | 176 | {OpCode::Type::HalfSet, &ShaderIR::DecodeHalfSet}, |
| 177 | {OpCode::Type::HalfSet, &ShaderIR::DecodeHalfSet}, | 177 | {OpCode::Type::Video, &ShaderIR::DecodeVideo}, |
| 178 | {OpCode::Type::Video, &ShaderIR::DecodeVideo}, | 178 | {OpCode::Type::Xmad, &ShaderIR::DecodeXmad}, |
| 179 | {OpCode::Type::Xmad, &ShaderIR::DecodeXmad}, | 179 | }; |
| 180 | }; | ||
| 181 | 180 | ||
| 182 | std::vector<Node> tmp_block; | 181 | std::vector<Node> tmp_block; |
| 183 | if (const auto decoder = decoders.find(opcode->get().GetType()); decoder != decoders.end()) { | 182 | if (const auto decoder = decoders.find(opcode->get().GetType()); decoder != decoders.end()) { |
diff --git a/src/video_core/shader/decode/arithmetic.cpp b/src/video_core/shader/decode/arithmetic.cpp index 187123c04..3190e2d7c 100644 --- a/src/video_core/shader/decode/arithmetic.cpp +++ b/src/video_core/shader/decode/arithmetic.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::SubOp; | 14 | using Tegra::Shader::SubOp; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodeArithmetic(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodeArithmetic(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/arithmetic_half.cpp b/src/video_core/shader/decode/arithmetic_half.cpp index c68e613cd..baee89107 100644 --- a/src/video_core/shader/decode/arithmetic_half.cpp +++ b/src/video_core/shader/decode/arithmetic_half.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeArithmeticHalf(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeArithmeticHalf(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/arithmetic_half_immediate.cpp b/src/video_core/shader/decode/arithmetic_half_immediate.cpp index 5c280a1a6..c2164ba50 100644 --- a/src/video_core/shader/decode/arithmetic_half_immediate.cpp +++ b/src/video_core/shader/decode/arithmetic_half_immediate.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeArithmeticHalfImmediate(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeArithmeticHalfImmediate(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/arithmetic_immediate.cpp b/src/video_core/shader/decode/arithmetic_immediate.cpp index 1c6da94b4..0d139c0d2 100644 --- a/src/video_core/shader/decode/arithmetic_immediate.cpp +++ b/src/video_core/shader/decode/arithmetic_immediate.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeArithmeticImmediate(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeArithmeticImmediate(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/arithmetic_integer.cpp b/src/video_core/shader/decode/arithmetic_integer.cpp index b471522f0..38bb692d6 100644 --- a/src/video_core/shader/decode/arithmetic_integer.cpp +++ b/src/video_core/shader/decode/arithmetic_integer.cpp | |||
| @@ -15,7 +15,7 @@ using Tegra::Shader::OpCode; | |||
| 15 | using Tegra::Shader::Pred; | 15 | using Tegra::Shader::Pred; |
| 16 | using Tegra::Shader::Register; | 16 | using Tegra::Shader::Register; |
| 17 | 17 | ||
| 18 | u32 ShaderIR::DecodeArithmeticInteger(BasicBlock& bb, u32 pc) { | 18 | u32 ShaderIR::DecodeArithmeticInteger(NodeBlock& bb, u32 pc) { |
| 19 | const Instruction instr = {program_code[pc]}; | 19 | const Instruction instr = {program_code[pc]}; |
| 20 | const auto opcode = OpCode::Decode(instr); | 20 | const auto opcode = OpCode::Decode(instr); |
| 21 | 21 | ||
| @@ -242,7 +242,7 @@ u32 ShaderIR::DecodeArithmeticInteger(BasicBlock& bb, u32 pc) { | |||
| 242 | return pc; | 242 | return pc; |
| 243 | } | 243 | } |
| 244 | 244 | ||
| 245 | void ShaderIR::WriteLop3Instruction(BasicBlock& bb, Register dest, Node op_a, Node op_b, Node op_c, | 245 | void ShaderIR::WriteLop3Instruction(NodeBlock& bb, Register dest, Node op_a, Node op_b, Node op_c, |
| 246 | Node imm_lut, bool sets_cc) { | 246 | Node imm_lut, bool sets_cc) { |
| 247 | constexpr u32 lop_iterations = 32; | 247 | constexpr u32 lop_iterations = 32; |
| 248 | const Node one = Immediate(1); | 248 | const Node one = Immediate(1); |
diff --git a/src/video_core/shader/decode/arithmetic_integer_immediate.cpp b/src/video_core/shader/decode/arithmetic_integer_immediate.cpp index 3cbaeeaf5..3ed5ccc5a 100644 --- a/src/video_core/shader/decode/arithmetic_integer_immediate.cpp +++ b/src/video_core/shader/decode/arithmetic_integer_immediate.cpp | |||
| @@ -16,7 +16,7 @@ using Tegra::Shader::Pred; | |||
| 16 | using Tegra::Shader::PredicateResultMode; | 16 | using Tegra::Shader::PredicateResultMode; |
| 17 | using Tegra::Shader::Register; | 17 | using Tegra::Shader::Register; |
| 18 | 18 | ||
| 19 | u32 ShaderIR::DecodeArithmeticIntegerImmediate(BasicBlock& bb, u32 pc) { | 19 | u32 ShaderIR::DecodeArithmeticIntegerImmediate(NodeBlock& bb, u32 pc) { |
| 20 | const Instruction instr = {program_code[pc]}; | 20 | const Instruction instr = {program_code[pc]}; |
| 21 | const auto opcode = OpCode::Decode(instr); | 21 | const auto opcode = OpCode::Decode(instr); |
| 22 | 22 | ||
| @@ -54,9 +54,9 @@ u32 ShaderIR::DecodeArithmeticIntegerImmediate(BasicBlock& bb, u32 pc) { | |||
| 54 | return pc; | 54 | return pc; |
| 55 | } | 55 | } |
| 56 | 56 | ||
| 57 | void ShaderIR::WriteLogicOperation(BasicBlock& bb, Register dest, LogicOperation logic_op, | 57 | void ShaderIR::WriteLogicOperation(NodeBlock& bb, Register dest, LogicOperation logic_op, Node op_a, |
| 58 | Node op_a, Node op_b, PredicateResultMode predicate_mode, | 58 | Node op_b, PredicateResultMode predicate_mode, Pred predicate, |
| 59 | Pred predicate, bool sets_cc) { | 59 | bool sets_cc) { |
| 60 | const Node result = [&]() { | 60 | const Node result = [&]() { |
| 61 | switch (logic_op) { | 61 | switch (logic_op) { |
| 62 | case LogicOperation::And: | 62 | case LogicOperation::And: |
diff --git a/src/video_core/shader/decode/bfe.cpp b/src/video_core/shader/decode/bfe.cpp index d3244fd40..6a95dc928 100644 --- a/src/video_core/shader/decode/bfe.cpp +++ b/src/video_core/shader/decode/bfe.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeBfe(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeBfe(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/bfi.cpp b/src/video_core/shader/decode/bfi.cpp index ddb1872c6..601d66f1f 100644 --- a/src/video_core/shader/decode/bfi.cpp +++ b/src/video_core/shader/decode/bfi.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeBfi(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeBfi(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/conversion.cpp b/src/video_core/shader/decode/conversion.cpp index af3716593..a992f73f8 100644 --- a/src/video_core/shader/decode/conversion.cpp +++ b/src/video_core/shader/decode/conversion.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::Register; | 14 | using Tegra::Shader::Register; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodeConversion(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodeConversion(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/ffma.cpp b/src/video_core/shader/decode/ffma.cpp index a72f1503d..0559cc8de 100644 --- a/src/video_core/shader/decode/ffma.cpp +++ b/src/video_core/shader/decode/ffma.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeFfma(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeFfma(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/float_set.cpp b/src/video_core/shader/decode/float_set.cpp index bc49386ab..1bd6755dd 100644 --- a/src/video_core/shader/decode/float_set.cpp +++ b/src/video_core/shader/decode/float_set.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeFloatSet(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeFloatSet(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/float_set_predicate.cpp b/src/video_core/shader/decode/float_set_predicate.cpp index 1f12a59f5..9285b8d05 100644 --- a/src/video_core/shader/decode/float_set_predicate.cpp +++ b/src/video_core/shader/decode/float_set_predicate.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::Pred; | 14 | using Tegra::Shader::Pred; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodeFloatSetPredicate(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodeFloatSetPredicate(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/half_set.cpp b/src/video_core/shader/decode/half_set.cpp index e34deeff4..748368555 100644 --- a/src/video_core/shader/decode/half_set.cpp +++ b/src/video_core/shader/decode/half_set.cpp | |||
| @@ -14,7 +14,7 @@ namespace VideoCommon::Shader { | |||
| 14 | using Tegra::Shader::Instruction; | 14 | using Tegra::Shader::Instruction; |
| 15 | using Tegra::Shader::OpCode; | 15 | using Tegra::Shader::OpCode; |
| 16 | 16 | ||
| 17 | u32 ShaderIR::DecodeHalfSet(BasicBlock& bb, u32 pc) { | 17 | u32 ShaderIR::DecodeHalfSet(NodeBlock& bb, u32 pc) { |
| 18 | const Instruction instr = {program_code[pc]}; | 18 | const Instruction instr = {program_code[pc]}; |
| 19 | const auto opcode = OpCode::Decode(instr); | 19 | const auto opcode = OpCode::Decode(instr); |
| 20 | 20 | ||
diff --git a/src/video_core/shader/decode/half_set_predicate.cpp b/src/video_core/shader/decode/half_set_predicate.cpp index 72cc3d5c8..e68512692 100644 --- a/src/video_core/shader/decode/half_set_predicate.cpp +++ b/src/video_core/shader/decode/half_set_predicate.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::Pred; | 14 | using Tegra::Shader::Pred; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodeHalfSetPredicate(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodeHalfSetPredicate(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/hfma2.cpp b/src/video_core/shader/decode/hfma2.cpp index 465c624a8..7a07c5ec6 100644 --- a/src/video_core/shader/decode/hfma2.cpp +++ b/src/video_core/shader/decode/hfma2.cpp | |||
| @@ -16,7 +16,7 @@ using Tegra::Shader::HalfType; | |||
| 16 | using Tegra::Shader::Instruction; | 16 | using Tegra::Shader::Instruction; |
| 17 | using Tegra::Shader::OpCode; | 17 | using Tegra::Shader::OpCode; |
| 18 | 18 | ||
| 19 | u32 ShaderIR::DecodeHfma2(BasicBlock& bb, u32 pc) { | 19 | u32 ShaderIR::DecodeHfma2(NodeBlock& bb, u32 pc) { |
| 20 | const Instruction instr = {program_code[pc]}; | 20 | const Instruction instr = {program_code[pc]}; |
| 21 | const auto opcode = OpCode::Decode(instr); | 21 | const auto opcode = OpCode::Decode(instr); |
| 22 | 22 | ||
diff --git a/src/video_core/shader/decode/integer_set.cpp b/src/video_core/shader/decode/integer_set.cpp index 54068469f..a3bf17eba 100644 --- a/src/video_core/shader/decode/integer_set.cpp +++ b/src/video_core/shader/decode/integer_set.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeIntegerSet(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeIntegerSet(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/integer_set_predicate.cpp b/src/video_core/shader/decode/integer_set_predicate.cpp index 2d17350e3..aad836d24 100644 --- a/src/video_core/shader/decode/integer_set_predicate.cpp +++ b/src/video_core/shader/decode/integer_set_predicate.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::Pred; | 14 | using Tegra::Shader::Pred; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodeIntegerSetPredicate(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodeIntegerSetPredicate(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/memory.cpp b/src/video_core/shader/decode/memory.cpp index bdfb609d0..9b579bde1 100644 --- a/src/video_core/shader/decode/memory.cpp +++ b/src/video_core/shader/decode/memory.cpp | |||
| @@ -36,7 +36,7 @@ static std::size_t GetCoordCount(TextureType texture_type) { | |||
| 36 | } | 36 | } |
| 37 | } | 37 | } |
| 38 | 38 | ||
| 39 | u32 ShaderIR::DecodeMemory(BasicBlock& bb, u32 pc) { | 39 | u32 ShaderIR::DecodeMemory(NodeBlock& bb, u32 pc) { |
| 40 | const Instruction instr = {program_code[pc]}; | 40 | const Instruction instr = {program_code[pc]}; |
| 41 | const auto opcode = OpCode::Decode(instr); | 41 | const auto opcode = OpCode::Decode(instr); |
| 42 | 42 | ||
| @@ -431,8 +431,7 @@ const Sampler& ShaderIR::GetSampler(const Tegra::Shader::Sampler& sampler, Textu | |||
| 431 | return *used_samplers.emplace(entry).first; | 431 | return *used_samplers.emplace(entry).first; |
| 432 | } | 432 | } |
| 433 | 433 | ||
| 434 | void ShaderIR::WriteTexInstructionFloat(BasicBlock& bb, Instruction instr, | 434 | void ShaderIR::WriteTexInstructionFloat(NodeBlock& bb, Instruction instr, const Node4& components) { |
| 435 | const Node4& components) { | ||
| 436 | u32 dest_elem = 0; | 435 | u32 dest_elem = 0; |
| 437 | for (u32 elem = 0; elem < 4; ++elem) { | 436 | for (u32 elem = 0; elem < 4; ++elem) { |
| 438 | if (!instr.tex.IsComponentEnabled(elem)) { | 437 | if (!instr.tex.IsComponentEnabled(elem)) { |
| @@ -447,7 +446,7 @@ void ShaderIR::WriteTexInstructionFloat(BasicBlock& bb, Instruction instr, | |||
| 447 | } | 446 | } |
| 448 | } | 447 | } |
| 449 | 448 | ||
| 450 | void ShaderIR::WriteTexsInstructionFloat(BasicBlock& bb, Instruction instr, | 449 | void ShaderIR::WriteTexsInstructionFloat(NodeBlock& bb, Instruction instr, |
| 451 | const Node4& components) { | 450 | const Node4& components) { |
| 452 | // TEXS has two destination registers and a swizzle. The first two elements in the swizzle | 451 | // TEXS has two destination registers and a swizzle. The first two elements in the swizzle |
| 453 | // go into gpr0+0 and gpr0+1, and the rest goes into gpr28+0 and gpr28+1 | 452 | // go into gpr0+0 and gpr0+1, and the rest goes into gpr28+0 and gpr28+1 |
| @@ -471,7 +470,7 @@ void ShaderIR::WriteTexsInstructionFloat(BasicBlock& bb, Instruction instr, | |||
| 471 | } | 470 | } |
| 472 | } | 471 | } |
| 473 | 472 | ||
| 474 | void ShaderIR::WriteTexsInstructionHalfFloat(BasicBlock& bb, Instruction instr, | 473 | void ShaderIR::WriteTexsInstructionHalfFloat(NodeBlock& bb, Instruction instr, |
| 475 | const Node4& components) { | 474 | const Node4& components) { |
| 476 | // TEXS.F16 destionation registers are packed in two registers in pairs (just like any half | 475 | // TEXS.F16 destionation registers are packed in two registers in pairs (just like any half |
| 477 | // float instruction). | 476 | // float instruction). |
diff --git a/src/video_core/shader/decode/other.cpp b/src/video_core/shader/decode/other.cpp index 6e6795ba7..f9502e3d0 100644 --- a/src/video_core/shader/decode/other.cpp +++ b/src/video_core/shader/decode/other.cpp | |||
| @@ -14,7 +14,7 @@ using Tegra::Shader::Instruction; | |||
| 14 | using Tegra::Shader::OpCode; | 14 | using Tegra::Shader::OpCode; |
| 15 | using Tegra::Shader::Register; | 15 | using Tegra::Shader::Register; |
| 16 | 16 | ||
| 17 | u32 ShaderIR::DecodeOther(BasicBlock& bb, u32 pc) { | 17 | u32 ShaderIR::DecodeOther(NodeBlock& bb, u32 pc) { |
| 18 | const Instruction instr = {program_code[pc]}; | 18 | const Instruction instr = {program_code[pc]}; |
| 19 | const auto opcode = OpCode::Decode(instr); | 19 | const auto opcode = OpCode::Decode(instr); |
| 20 | 20 | ||
diff --git a/src/video_core/shader/decode/predicate_set_predicate.cpp b/src/video_core/shader/decode/predicate_set_predicate.cpp index 6ea6daceb..83c61680e 100644 --- a/src/video_core/shader/decode/predicate_set_predicate.cpp +++ b/src/video_core/shader/decode/predicate_set_predicate.cpp | |||
| @@ -13,7 +13,7 @@ using Tegra::Shader::Instruction; | |||
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | using Tegra::Shader::Pred; | 14 | using Tegra::Shader::Pred; |
| 15 | 15 | ||
| 16 | u32 ShaderIR::DecodePredicateSetPredicate(BasicBlock& bb, u32 pc) { | 16 | u32 ShaderIR::DecodePredicateSetPredicate(NodeBlock& bb, u32 pc) { |
| 17 | const Instruction instr = {program_code[pc]}; | 17 | const Instruction instr = {program_code[pc]}; |
| 18 | const auto opcode = OpCode::Decode(instr); | 18 | const auto opcode = OpCode::Decode(instr); |
| 19 | 19 | ||
diff --git a/src/video_core/shader/decode/predicate_set_register.cpp b/src/video_core/shader/decode/predicate_set_register.cpp index 58d20ceb5..d0495995d 100644 --- a/src/video_core/shader/decode/predicate_set_register.cpp +++ b/src/video_core/shader/decode/predicate_set_register.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodePredicateSetRegister(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodePredicateSetRegister(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/register_set_predicate.cpp b/src/video_core/shader/decode/register_set_predicate.cpp index 14bce9fa4..f070e8912 100644 --- a/src/video_core/shader/decode/register_set_predicate.cpp +++ b/src/video_core/shader/decode/register_set_predicate.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeRegisterSetPredicate(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeRegisterSetPredicate(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/shift.cpp b/src/video_core/shader/decode/shift.cpp index 0982fae59..951e85f44 100644 --- a/src/video_core/shader/decode/shift.cpp +++ b/src/video_core/shader/decode/shift.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeShift(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeShift(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/decode/video.cpp b/src/video_core/shader/decode/video.cpp index 609b3a257..956c01d9b 100644 --- a/src/video_core/shader/decode/video.cpp +++ b/src/video_core/shader/decode/video.cpp | |||
| @@ -15,7 +15,7 @@ using Tegra::Shader::Pred; | |||
| 15 | using Tegra::Shader::VideoType; | 15 | using Tegra::Shader::VideoType; |
| 16 | using Tegra::Shader::VmadShr; | 16 | using Tegra::Shader::VmadShr; |
| 17 | 17 | ||
| 18 | u32 ShaderIR::DecodeVideo(BasicBlock& bb, u32 pc) { | 18 | u32 ShaderIR::DecodeVideo(NodeBlock& bb, u32 pc) { |
| 19 | const Instruction instr = {program_code[pc]}; | 19 | const Instruction instr = {program_code[pc]}; |
| 20 | const auto opcode = OpCode::Decode(instr); | 20 | const auto opcode = OpCode::Decode(instr); |
| 21 | 21 | ||
diff --git a/src/video_core/shader/decode/xmad.cpp b/src/video_core/shader/decode/xmad.cpp index 95df8c319..c34843307 100644 --- a/src/video_core/shader/decode/xmad.cpp +++ b/src/video_core/shader/decode/xmad.cpp | |||
| @@ -12,7 +12,7 @@ namespace VideoCommon::Shader { | |||
| 12 | using Tegra::Shader::Instruction; | 12 | using Tegra::Shader::Instruction; |
| 13 | using Tegra::Shader::OpCode; | 13 | using Tegra::Shader::OpCode; |
| 14 | 14 | ||
| 15 | u32 ShaderIR::DecodeXmad(BasicBlock& bb, u32 pc) { | 15 | u32 ShaderIR::DecodeXmad(NodeBlock& bb, u32 pc) { |
| 16 | const Instruction instr = {program_code[pc]}; | 16 | const Instruction instr = {program_code[pc]}; |
| 17 | const auto opcode = OpCode::Decode(instr); | 17 | const auto opcode = OpCode::Decode(instr); |
| 18 | 18 | ||
diff --git a/src/video_core/shader/shader_ir.cpp b/src/video_core/shader/shader_ir.cpp index d7747103e..ac5112d78 100644 --- a/src/video_core/shader/shader_ir.cpp +++ b/src/video_core/shader/shader_ir.cpp | |||
| @@ -337,27 +337,27 @@ Node ShaderIR::GetConditionCode(Tegra::Shader::ConditionCode cc) { | |||
| 337 | } | 337 | } |
| 338 | } | 338 | } |
| 339 | 339 | ||
| 340 | void ShaderIR::SetRegister(BasicBlock& bb, Register dest, Node src) { | 340 | void ShaderIR::SetRegister(NodeBlock& bb, Register dest, Node src) { |
| 341 | bb.push_back(Operation(OperationCode::Assign, GetRegister(dest), src)); | 341 | bb.push_back(Operation(OperationCode::Assign, GetRegister(dest), src)); |
| 342 | } | 342 | } |
| 343 | 343 | ||
| 344 | void ShaderIR::SetPredicate(BasicBlock& bb, u64 dest, Node src) { | 344 | void ShaderIR::SetPredicate(NodeBlock& bb, u64 dest, Node src) { |
| 345 | bb.push_back(Operation(OperationCode::LogicalAssign, GetPredicate(dest), src)); | 345 | bb.push_back(Operation(OperationCode::LogicalAssign, GetPredicate(dest), src)); |
| 346 | } | 346 | } |
| 347 | 347 | ||
| 348 | void ShaderIR::SetInternalFlag(BasicBlock& bb, InternalFlag flag, Node value) { | 348 | void ShaderIR::SetInternalFlag(NodeBlock& bb, InternalFlag flag, Node value) { |
| 349 | bb.push_back(Operation(OperationCode::LogicalAssign, GetInternalFlag(flag), value)); | 349 | bb.push_back(Operation(OperationCode::LogicalAssign, GetInternalFlag(flag), value)); |
| 350 | } | 350 | } |
| 351 | 351 | ||
| 352 | void ShaderIR::SetLocalMemory(BasicBlock& bb, Node address, Node value) { | 352 | void ShaderIR::SetLocalMemory(NodeBlock& bb, Node address, Node value) { |
| 353 | bb.push_back(Operation(OperationCode::Assign, GetLocalMemory(address), value)); | 353 | bb.push_back(Operation(OperationCode::Assign, GetLocalMemory(address), value)); |
| 354 | } | 354 | } |
| 355 | 355 | ||
| 356 | void ShaderIR::SetTemporal(BasicBlock& bb, u32 id, Node value) { | 356 | void ShaderIR::SetTemporal(NodeBlock& bb, u32 id, Node value) { |
| 357 | SetRegister(bb, Register::ZeroIndex + 1 + id, value); | 357 | SetRegister(bb, Register::ZeroIndex + 1 + id, value); |
| 358 | } | 358 | } |
| 359 | 359 | ||
| 360 | void ShaderIR::SetInternalFlagsFromFloat(BasicBlock& bb, Node value, bool sets_cc) { | 360 | void ShaderIR::SetInternalFlagsFromFloat(NodeBlock& bb, Node value, bool sets_cc) { |
| 361 | if (!sets_cc) { | 361 | if (!sets_cc) { |
| 362 | return; | 362 | return; |
| 363 | } | 363 | } |
| @@ -366,7 +366,7 @@ void ShaderIR::SetInternalFlagsFromFloat(BasicBlock& bb, Node value, bool sets_c | |||
| 366 | LOG_WARNING(HW_GPU, "Condition codes implementation is incomplete"); | 366 | LOG_WARNING(HW_GPU, "Condition codes implementation is incomplete"); |
| 367 | } | 367 | } |
| 368 | 368 | ||
| 369 | void ShaderIR::SetInternalFlagsFromInteger(BasicBlock& bb, Node value, bool sets_cc) { | 369 | void ShaderIR::SetInternalFlagsFromInteger(NodeBlock& bb, Node value, bool sets_cc) { |
| 370 | if (!sets_cc) { | 370 | if (!sets_cc) { |
| 371 | return; | 371 | return; |
| 372 | } | 372 | } |
diff --git a/src/video_core/shader/shader_ir.h b/src/video_core/shader/shader_ir.h index e229e59e0..8f97512ee 100644 --- a/src/video_core/shader/shader_ir.h +++ b/src/video_core/shader/shader_ir.h | |||
| @@ -39,7 +39,7 @@ using NodeData = | |||
| 39 | PredicateNode, AbufNode, CbufNode, LmemNode, GmemNode, CommentNode>; | 39 | PredicateNode, AbufNode, CbufNode, LmemNode, GmemNode, CommentNode>; |
| 40 | using Node = const NodeData*; | 40 | using Node = const NodeData*; |
| 41 | using Node4 = std::array<Node, 4>; | 41 | using Node4 = std::array<Node, 4>; |
| 42 | using BasicBlock = std::vector<Node>; | 42 | using NodeBlock = std::vector<Node>; |
| 43 | 43 | ||
| 44 | constexpr u32 MAX_PROGRAM_LENGTH = 0x1000; | 44 | constexpr u32 MAX_PROGRAM_LENGTH = 0x1000; |
| 45 | 45 | ||
| @@ -530,7 +530,7 @@ public: | |||
| 530 | Decode(); | 530 | Decode(); |
| 531 | } | 531 | } |
| 532 | 532 | ||
| 533 | const std::map<u32, BasicBlock>& GetBasicBlocks() const { | 533 | const std::map<u32, NodeBlock>& GetBasicBlocks() const { |
| 534 | return basic_blocks; | 534 | return basic_blocks; |
| 535 | } | 535 | } |
| 536 | 536 | ||
| @@ -581,7 +581,7 @@ private: | |||
| 581 | 581 | ||
| 582 | ExitMethod Scan(u32 begin, u32 end, std::set<u32>& labels); | 582 | ExitMethod Scan(u32 begin, u32 end, std::set<u32>& labels); |
| 583 | 583 | ||
| 584 | BasicBlock DecodeRange(u32 begin, u32 end); | 584 | NodeBlock DecodeRange(u32 begin, u32 end); |
| 585 | 585 | ||
| 586 | /** | 586 | /** |
| 587 | * Decodes a single instruction from Tegra to IR. | 587 | * Decodes a single instruction from Tegra to IR. |
| @@ -589,33 +589,33 @@ private: | |||
| 589 | * @param pc Program counter. Offset to decode. | 589 | * @param pc Program counter. Offset to decode. |
| 590 | * @return Next address to decode. | 590 | * @return Next address to decode. |
| 591 | */ | 591 | */ |
| 592 | u32 DecodeInstr(BasicBlock& bb, u32 pc); | 592 | u32 DecodeInstr(NodeBlock& bb, u32 pc); |
| 593 | 593 | ||
| 594 | u32 DecodeArithmetic(BasicBlock& bb, u32 pc); | 594 | u32 DecodeArithmetic(NodeBlock& bb, u32 pc); |
| 595 | u32 DecodeArithmeticImmediate(BasicBlock& bb, u32 pc); | 595 | u32 DecodeArithmeticImmediate(NodeBlock& bb, u32 pc); |
| 596 | u32 DecodeBfe(BasicBlock& bb, u32 pc); | 596 | u32 DecodeBfe(NodeBlock& bb, u32 pc); |
| 597 | u32 DecodeBfi(BasicBlock& bb, u32 pc); | 597 | u32 DecodeBfi(NodeBlock& bb, u32 pc); |
| 598 | u32 DecodeShift(BasicBlock& bb, u32 pc); | 598 | u32 DecodeShift(NodeBlock& bb, u32 pc); |
| 599 | u32 DecodeArithmeticInteger(BasicBlock& bb, u32 pc); | 599 | u32 DecodeArithmeticInteger(NodeBlock& bb, u32 pc); |
| 600 | u32 DecodeArithmeticIntegerImmediate(BasicBlock& bb, u32 pc); | 600 | u32 DecodeArithmeticIntegerImmediate(NodeBlock& bb, u32 pc); |
| 601 | u32 DecodeArithmeticHalf(BasicBlock& bb, u32 pc); | 601 | u32 DecodeArithmeticHalf(NodeBlock& bb, u32 pc); |
| 602 | u32 DecodeArithmeticHalfImmediate(BasicBlock& bb, u32 pc); | 602 | u32 DecodeArithmeticHalfImmediate(NodeBlock& bb, u32 pc); |
| 603 | u32 DecodeFfma(BasicBlock& bb, u32 pc); | 603 | u32 DecodeFfma(NodeBlock& bb, u32 pc); |
| 604 | u32 DecodeHfma2(BasicBlock& bb, u32 pc); | 604 | u32 DecodeHfma2(NodeBlock& bb, u32 pc); |
| 605 | u32 DecodeConversion(BasicBlock& bb, u32 pc); | 605 | u32 DecodeConversion(NodeBlock& bb, u32 pc); |
| 606 | u32 DecodeMemory(BasicBlock& bb, u32 pc); | 606 | u32 DecodeMemory(NodeBlock& bb, u32 pc); |
| 607 | u32 DecodeFloatSetPredicate(BasicBlock& bb, u32 pc); | 607 | u32 DecodeFloatSetPredicate(NodeBlock& bb, u32 pc); |
| 608 | u32 DecodeIntegerSetPredicate(BasicBlock& bb, u32 pc); | 608 | u32 DecodeIntegerSetPredicate(NodeBlock& bb, u32 pc); |
| 609 | u32 DecodeHalfSetPredicate(BasicBlock& bb, u32 pc); | 609 | u32 DecodeHalfSetPredicate(NodeBlock& bb, u32 pc); |
| 610 | u32 DecodePredicateSetRegister(BasicBlock& bb, u32 pc); | 610 | u32 DecodePredicateSetRegister(NodeBlock& bb, u32 pc); |
| 611 | u32 DecodePredicateSetPredicate(BasicBlock& bb, u32 pc); | 611 | u32 DecodePredicateSetPredicate(NodeBlock& bb, u32 pc); |
| 612 | u32 DecodeRegisterSetPredicate(BasicBlock& bb, u32 pc); | 612 | u32 DecodeRegisterSetPredicate(NodeBlock& bb, u32 pc); |
| 613 | u32 DecodeFloatSet(BasicBlock& bb, u32 pc); | 613 | u32 DecodeFloatSet(NodeBlock& bb, u32 pc); |
| 614 | u32 DecodeIntegerSet(BasicBlock& bb, u32 pc); | 614 | u32 DecodeIntegerSet(NodeBlock& bb, u32 pc); |
| 615 | u32 DecodeHalfSet(BasicBlock& bb, u32 pc); | 615 | u32 DecodeHalfSet(NodeBlock& bb, u32 pc); |
| 616 | u32 DecodeVideo(BasicBlock& bb, u32 pc); | 616 | u32 DecodeVideo(NodeBlock& bb, u32 pc); |
| 617 | u32 DecodeXmad(BasicBlock& bb, u32 pc); | 617 | u32 DecodeXmad(NodeBlock& bb, u32 pc); |
| 618 | u32 DecodeOther(BasicBlock& bb, u32 pc); | 618 | u32 DecodeOther(NodeBlock& bb, u32 pc); |
| 619 | 619 | ||
| 620 | /// Internalizes node's data and returns a managed pointer to a clone of that node | 620 | /// Internalizes node's data and returns a managed pointer to a clone of that node |
| 621 | Node StoreNode(NodeData&& node_data); | 621 | Node StoreNode(NodeData&& node_data); |
| @@ -664,20 +664,20 @@ private: | |||
| 664 | Node GetTemporal(u32 id); | 664 | Node GetTemporal(u32 id); |
| 665 | 665 | ||
| 666 | /// Sets a register. src value must be a number-evaluated node. | 666 | /// Sets a register. src value must be a number-evaluated node. |
| 667 | void SetRegister(BasicBlock& bb, Tegra::Shader::Register dest, Node src); | 667 | void SetRegister(NodeBlock& bb, Tegra::Shader::Register dest, Node src); |
| 668 | /// Sets a predicate. src value must be a bool-evaluated node | 668 | /// Sets a predicate. src value must be a bool-evaluated node |
| 669 | void SetPredicate(BasicBlock& bb, u64 dest, Node src); | 669 | void SetPredicate(NodeBlock& bb, u64 dest, Node src); |
| 670 | /// Sets an internal flag. src value must be a bool-evaluated node | 670 | /// Sets an internal flag. src value must be a bool-evaluated node |
| 671 | void SetInternalFlag(BasicBlock& bb, InternalFlag flag, Node value); | 671 | void SetInternalFlag(NodeBlock& bb, InternalFlag flag, Node value); |
| 672 | /// Sets a local memory address. address and value must be a number-evaluated node | 672 | /// Sets a local memory address. address and value must be a number-evaluated node |
| 673 | void SetLocalMemory(BasicBlock& bb, Node address, Node value); | 673 | void SetLocalMemory(NodeBlock& bb, Node address, Node value); |
| 674 | /// Sets a temporal. Internally it uses a post-RZ register | 674 | /// Sets a temporal. Internally it uses a post-RZ register |
| 675 | void SetTemporal(BasicBlock& bb, u32 id, Node value); | 675 | void SetTemporal(NodeBlock& bb, u32 id, Node value); |
| 676 | 676 | ||
| 677 | /// Sets internal flags from a float | 677 | /// Sets internal flags from a float |
| 678 | void SetInternalFlagsFromFloat(BasicBlock& bb, Node value, bool sets_cc = true); | 678 | void SetInternalFlagsFromFloat(NodeBlock& bb, Node value, bool sets_cc = true); |
| 679 | /// Sets internal flags from an integer | 679 | /// Sets internal flags from an integer |
| 680 | void SetInternalFlagsFromInteger(BasicBlock& bb, Node value, bool sets_cc = true); | 680 | void SetInternalFlagsFromInteger(NodeBlock& bb, Node value, bool sets_cc = true); |
| 681 | 681 | ||
| 682 | /// Conditionally absolute/negated float. Absolute is applied first | 682 | /// Conditionally absolute/negated float. Absolute is applied first |
| 683 | Node GetOperandAbsNegFloat(Node value, bool absolute, bool negate); | 683 | Node GetOperandAbsNegFloat(Node value, bool absolute, bool negate); |
| @@ -718,12 +718,12 @@ private: | |||
| 718 | /// Extracts a sequence of bits from a node | 718 | /// Extracts a sequence of bits from a node |
| 719 | Node BitfieldExtract(Node value, u32 offset, u32 bits); | 719 | Node BitfieldExtract(Node value, u32 offset, u32 bits); |
| 720 | 720 | ||
| 721 | void WriteTexInstructionFloat(BasicBlock& bb, Tegra::Shader::Instruction instr, | 721 | void WriteTexInstructionFloat(NodeBlock& bb, Tegra::Shader::Instruction instr, |
| 722 | const Node4& components); | 722 | const Node4& components); |
| 723 | 723 | ||
| 724 | void WriteTexsInstructionFloat(BasicBlock& bb, Tegra::Shader::Instruction instr, | 724 | void WriteTexsInstructionFloat(NodeBlock& bb, Tegra::Shader::Instruction instr, |
| 725 | const Node4& components); | 725 | const Node4& components); |
| 726 | void WriteTexsInstructionHalfFloat(BasicBlock& bb, Tegra::Shader::Instruction instr, | 726 | void WriteTexsInstructionHalfFloat(NodeBlock& bb, Tegra::Shader::Instruction instr, |
| 727 | const Node4& components); | 727 | const Node4& components); |
| 728 | 728 | ||
| 729 | Node4 GetTexCode(Tegra::Shader::Instruction instr, Tegra::Shader::TextureType texture_type, | 729 | Node4 GetTexCode(Tegra::Shader::Instruction instr, Tegra::Shader::TextureType texture_type, |
| @@ -752,16 +752,16 @@ private: | |||
| 752 | Node GetVideoOperand(Node op, bool is_chunk, bool is_signed, Tegra::Shader::VideoType type, | 752 | Node GetVideoOperand(Node op, bool is_chunk, bool is_signed, Tegra::Shader::VideoType type, |
| 753 | u64 byte_height); | 753 | u64 byte_height); |
| 754 | 754 | ||
| 755 | void WriteLogicOperation(BasicBlock& bb, Tegra::Shader::Register dest, | 755 | void WriteLogicOperation(NodeBlock& bb, Tegra::Shader::Register dest, |
| 756 | Tegra::Shader::LogicOperation logic_op, Node op_a, Node op_b, | 756 | Tegra::Shader::LogicOperation logic_op, Node op_a, Node op_b, |
| 757 | Tegra::Shader::PredicateResultMode predicate_mode, | 757 | Tegra::Shader::PredicateResultMode predicate_mode, |
| 758 | Tegra::Shader::Pred predicate, bool sets_cc); | 758 | Tegra::Shader::Pred predicate, bool sets_cc); |
| 759 | void WriteLop3Instruction(BasicBlock& bb, Tegra::Shader::Register dest, Node op_a, Node op_b, | 759 | void WriteLop3Instruction(NodeBlock& bb, Tegra::Shader::Register dest, Node op_a, Node op_b, |
| 760 | Node op_c, Node imm_lut, bool sets_cc); | 760 | Node op_c, Node imm_lut, bool sets_cc); |
| 761 | 761 | ||
| 762 | Node TrackCbuf(Node tracked, const BasicBlock& code, s64 cursor); | 762 | Node TrackCbuf(Node tracked, const NodeBlock& code, s64 cursor); |
| 763 | 763 | ||
| 764 | std::pair<Node, s64> TrackRegister(const GprNode* tracked, const BasicBlock& code, s64 cursor); | 764 | std::pair<Node, s64> TrackRegister(const GprNode* tracked, const NodeBlock& code, s64 cursor); |
| 765 | 765 | ||
| 766 | template <typename... T> | 766 | template <typename... T> |
| 767 | Node Operation(OperationCode code, const T*... operands) { | 767 | Node Operation(OperationCode code, const T*... operands) { |
| @@ -803,8 +803,8 @@ private: | |||
| 803 | u32 coverage_end{}; | 803 | u32 coverage_end{}; |
| 804 | std::map<std::pair<u32, u32>, ExitMethod> exit_method_map; | 804 | std::map<std::pair<u32, u32>, ExitMethod> exit_method_map; |
| 805 | 805 | ||
| 806 | std::map<u32, BasicBlock> basic_blocks; | 806 | std::map<u32, NodeBlock> basic_blocks; |
| 807 | BasicBlock global_code; | 807 | NodeBlock global_code; |
| 808 | 808 | ||
| 809 | std::vector<std::unique_ptr<NodeData>> stored_nodes; | 809 | std::vector<std::unique_ptr<NodeData>> stored_nodes; |
| 810 | 810 | ||
diff --git a/src/video_core/shader/track.cpp b/src/video_core/shader/track.cpp index d6d29ee9f..343c129c7 100644 --- a/src/video_core/shader/track.cpp +++ b/src/video_core/shader/track.cpp | |||
| @@ -11,7 +11,7 @@ | |||
| 11 | namespace VideoCommon::Shader { | 11 | namespace VideoCommon::Shader { |
| 12 | 12 | ||
| 13 | namespace { | 13 | namespace { |
| 14 | std::pair<Node, s64> FindOperation(const BasicBlock& code, s64 cursor, | 14 | std::pair<Node, s64> FindOperation(const NodeBlock& code, s64 cursor, |
| 15 | OperationCode operation_code) { | 15 | OperationCode operation_code) { |
| 16 | for (; cursor >= 0; --cursor) { | 16 | for (; cursor >= 0; --cursor) { |
| 17 | const Node node = code[cursor]; | 17 | const Node node = code[cursor]; |
| @@ -24,7 +24,7 @@ std::pair<Node, s64> FindOperation(const BasicBlock& code, s64 cursor, | |||
| 24 | } | 24 | } |
| 25 | } // namespace | 25 | } // namespace |
| 26 | 26 | ||
| 27 | Node ShaderIR::TrackCbuf(Node tracked, const BasicBlock& code, s64 cursor) { | 27 | Node ShaderIR::TrackCbuf(Node tracked, const NodeBlock& code, s64 cursor) { |
| 28 | if (const auto cbuf = std::get_if<CbufNode>(tracked)) { | 28 | if (const auto cbuf = std::get_if<CbufNode>(tracked)) { |
| 29 | // Cbuf found, but it has to be immediate | 29 | // Cbuf found, but it has to be immediate |
| 30 | return std::holds_alternative<ImmediateNode>(*cbuf->GetOffset()) ? tracked : nullptr; | 30 | return std::holds_alternative<ImmediateNode>(*cbuf->GetOffset()) ? tracked : nullptr; |
| @@ -53,7 +53,7 @@ Node ShaderIR::TrackCbuf(Node tracked, const BasicBlock& code, s64 cursor) { | |||
| 53 | return nullptr; | 53 | return nullptr; |
| 54 | } | 54 | } |
| 55 | 55 | ||
| 56 | std::pair<Node, s64> ShaderIR::TrackRegister(const GprNode* tracked, const BasicBlock& code, | 56 | std::pair<Node, s64> ShaderIR::TrackRegister(const GprNode* tracked, const NodeBlock& code, |
| 57 | s64 cursor) { | 57 | s64 cursor) { |
| 58 | for (; cursor >= 0; --cursor) { | 58 | for (; cursor >= 0; --cursor) { |
| 59 | const auto [found_node, new_cursor] = FindOperation(code, cursor, OperationCode::Assign); | 59 | const auto [found_node, new_cursor] = FindOperation(code, cursor, OperationCode::Assign); |