summaryrefslogtreecommitdiff
path: root/src/shader_recompiler/backend/spirv
diff options
context:
space:
mode:
Diffstat (limited to 'src/shader_recompiler/backend/spirv')
-rw-r--r--src/shader_recompiler/backend/spirv/emit_spirv.h5
-rw-r--r--src/shader_recompiler/backend/spirv/emit_spirv_integer.cpp12
2 files changed, 11 insertions, 6 deletions
diff --git a/src/shader_recompiler/backend/spirv/emit_spirv.h b/src/shader_recompiler/backend/spirv/emit_spirv.h
index 4b74cf04d..90afbcc90 100644
--- a/src/shader_recompiler/backend/spirv/emit_spirv.h
+++ b/src/shader_recompiler/backend/spirv/emit_spirv.h
@@ -219,14 +219,15 @@ Id EmitIMul32(EmitContext& ctx, Id a, Id b);
219Id EmitINeg32(EmitContext& ctx, Id value); 219Id EmitINeg32(EmitContext& ctx, Id value);
220Id EmitIAbs32(EmitContext& ctx, Id value); 220Id EmitIAbs32(EmitContext& ctx, Id value);
221Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift); 221Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift);
222void EmitShiftRightLogical32(EmitContext& ctx); 222Id EmitShiftRightLogical32(EmitContext& ctx, Id a, Id b);
223void EmitShiftRightArithmetic32(EmitContext& ctx); 223Id EmitShiftRightArithmetic32(EmitContext& ctx, Id a, Id b);
224Id EmitBitwiseAnd32(EmitContext& ctx, Id a, Id b); 224Id EmitBitwiseAnd32(EmitContext& ctx, Id a, Id b);
225Id EmitBitwiseOr32(EmitContext& ctx, Id a, Id b); 225Id EmitBitwiseOr32(EmitContext& ctx, Id a, Id b);
226Id EmitBitwiseXor32(EmitContext& ctx, Id a, Id b); 226Id EmitBitwiseXor32(EmitContext& ctx, Id a, Id b);
227Id EmitBitFieldInsert(EmitContext& ctx, Id base, Id insert, Id offset, Id count); 227Id EmitBitFieldInsert(EmitContext& ctx, Id base, Id insert, Id offset, Id count);
228Id EmitBitFieldSExtract(EmitContext& ctx, Id base, Id offset, Id count); 228Id EmitBitFieldSExtract(EmitContext& ctx, Id base, Id offset, Id count);
229Id EmitBitFieldUExtract(EmitContext& ctx, Id base, Id offset, Id count); 229Id EmitBitFieldUExtract(EmitContext& ctx, Id base, Id offset, Id count);
230Id EmitBitReverse32(EmitContext& ctx, Id value);
230Id EmitSLessThan(EmitContext& ctx, Id lhs, Id rhs); 231Id EmitSLessThan(EmitContext& ctx, Id lhs, Id rhs);
231Id EmitULessThan(EmitContext& ctx, Id lhs, Id rhs); 232Id EmitULessThan(EmitContext& ctx, Id lhs, Id rhs);
232Id EmitIEqual(EmitContext& ctx, Id lhs, Id rhs); 233Id EmitIEqual(EmitContext& ctx, Id lhs, Id rhs);
diff --git a/src/shader_recompiler/backend/spirv/emit_spirv_integer.cpp b/src/shader_recompiler/backend/spirv/emit_spirv_integer.cpp
index 8aaa0e381..406df1b78 100644
--- a/src/shader_recompiler/backend/spirv/emit_spirv_integer.cpp
+++ b/src/shader_recompiler/backend/spirv/emit_spirv_integer.cpp
@@ -70,12 +70,12 @@ Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift) {
70 return ctx.OpShiftLeftLogical(ctx.U32[1], base, shift); 70 return ctx.OpShiftLeftLogical(ctx.U32[1], base, shift);
71} 71}
72 72
73void EmitShiftRightLogical32(EmitContext&) { 73Id EmitShiftRightLogical32(EmitContext& ctx, Id a, Id b) {
74 throw NotImplementedException("SPIR-V Instruction"); 74 return ctx.OpShiftRightLogical(ctx.U32[1], a, b);
75} 75}
76 76
77void EmitShiftRightArithmetic32(EmitContext&) { 77Id EmitShiftRightArithmetic32(EmitContext& ctx, Id a, Id b) {
78 throw NotImplementedException("SPIR-V Instruction"); 78 return ctx.OpShiftRightArithmetic(ctx.U32[1], a, b);
79} 79}
80 80
81Id EmitBitwiseAnd32(EmitContext& ctx, Id a, Id b) { 81Id EmitBitwiseAnd32(EmitContext& ctx, Id a, Id b) {
@@ -102,6 +102,10 @@ Id EmitBitFieldUExtract(EmitContext& ctx, Id base, Id offset, Id count) {
102 return ctx.OpBitFieldUExtract(ctx.U32[1], base, offset, count); 102 return ctx.OpBitFieldUExtract(ctx.U32[1], base, offset, count);
103} 103}
104 104
105Id EmitBitReverse32(EmitContext& ctx, Id value) {
106 return ctx.OpBitReverse(ctx.U32[1], value);
107}
108
105Id EmitSLessThan(EmitContext& ctx, Id lhs, Id rhs) { 109Id EmitSLessThan(EmitContext& ctx, Id lhs, Id rhs) {
106 return ctx.OpSLessThan(ctx.U1, lhs, rhs); 110 return ctx.OpSLessThan(ctx.U1, lhs, rhs);
107} 111}